Problem with data cache on MPC823E
Wells, Charles
Charles.Wells at nielsenmedia.com
Wed Jan 22 07:40:14 EST 2003
Jan,
The following question assumes that your DRAM is physically organized as
32-bits wide and connected to CS1.
Do you have the PS field of BR1 set to 00 (32-bit mode) or is it set to 01
(8-bit mode)? If it's set to 8-bit mode, a burst access becomes 16 bus
cycles, which looks a lot like 4 bursts.
Regards,
Charlie
-----Original Message-----
From: Jan Damborsky [mailto:Jan.Damborsky at devcom.cz]
Sent: Tuesday, January 21, 2003 11:28 AM
To: linuxppc-embedded at lists.linuxppc.org
Subject: Problem with data cache on MPC823E
Hello people,
we have developed our board with MPC823E, FLASH memory
DRAM memory for embedded Linux porting, but we have problem
with data cache. From time to time when CPU wants load data from DRAM
to data cache, it makes four burst-reads instead of one for loading one
cache line.
After this, all four words in cache line are loaded with the same first
"critical word".
We don't know, why CPU repeats this burst-read four times. May be it is
because we have floating BI (burst inhibit) CPU singnal.
We have set BIH bit in UPMA to zero.
When setting this BIH bit to one (burst inhibit), all works well.
Does anybody have any help ?
Jan Damborsky
** Sent via the linuxppc-embedded mail list. See http://lists.linuxppc.org/
More information about the Linuxppc-embedded
mailing list