[PATCH v11 3/6] flexcan: Fix up fsl-flexcan device tree binding.
Robin Holt
holt at sgi.com
Fri Aug 12 18:28:24 EST 2011
On Thu, Aug 11, 2011 at 10:53:43AM -0600, Grant Likely wrote:
> On Thu, Aug 11, 2011 at 10:07 AM, Robin Holt <holt at sgi.com> wrote:
> > +- compatible : Should be "fsl,<processor>-flexcan" and "fsl,flexcan"
>
> Don't do this. "fsl,flexcan" is far too generic. Be specific to the
> soc part number or the ip core implementation version.
I don't have any crumbs to go with here. There is nothing in the
documentation I have found to indicate what this is or should be.
I looked at the documentation for the P1010 processor and there is nothing
in there which I noticed that indicates what I could possibly use other
than flexcan. They don't even indicate the registers are equivalent or
identical to their i.MX implementations for i.MX25 and i.MX35. The only
thing they call it is flexcan. I have asked our local freescale rep and
he said "There is no 'chip', it is just flexcan. flexcan is flexcan."
His tone was such that I got the feeling he thought the question was
crazy as flexcan is flexcan.
> > -Can Engine Clock Source
> > - There are two sources for CAN clock
> > - - Platform Clock It represents the bus clock
> > - - Oscillator Clock
> > + An implementation should also claim any of the following compatibles
> > + that it is fully backwards compatible with:
> >
> > - Peripheral Clock (PLL)
> > - --------------
> > - |
> > - --------- -------------
> > - | |CPI Clock | Prescaler | Sclock
> > - | |---------------->| (1.. 256) |------------>
> > - --------- -------------
> > - | |
> > - -------------- ---------------------CLK_SRC
> > - Oscillator Clock
> > + - fsl,p1010-flexcan
> >
> > -- fsl,flexcan-clock-source : CAN Engine Clock Source.This property selects
> > - the peripheral clock. PLL clock is fed to the
> > - prescaler to generate the Serial Clock (Sclock).
> > - Valid values are "oscillator" and "platform"
> > - "oscillator": CAN engine clock source is oscillator clock.
> > - "platform" The CAN engine clock source is the bus clock
> > - (platform clock).
> > +- reg : Offset and length of the register set for this device
> > +- interrupts : Interrupt tuple for this device
> >
> > -- fsl,flexcan-clock-divider : for the reference and system clock, an additional
> > - clock divider can be specified.
> > -- clock-frequency: frequency required to calculate the bitrate for FlexCAN.
> > +Example:
> >
> > -Note:
> > - - v1.0 of flexcan-v1.0 represent the IP block version for P1010 SOC.
> > - - P1010 does not have oscillator as the Clock Source.So the default
> > - Clock Source is platform clock.
> > -Examples:
> > -
> > - can0 at 1c000 {
> > - compatible = "fsl,flexcan-v1.0";
> > - reg = <0x1c000 0x1000>;
> > - interrupts = <48 0x2>;
> > - interrupt-parent = <&mpic>;
> > - fsl,flexcan-clock-source = "platform";
> > - fsl,flexcan-clock-divider = <2>;
> > - clock-frequency = <fixed by u-boot>;
> > - };
> > + can at 1c000 {
> > + compatible = "fsl,p1010-flexcan", "fsl,flexcan";
> > + reg = <0x1c000 0x1000>;
> > + interrupts = <48 0x2>;
> > + interrupt-parent = <&mpic>;
> > + };
>
> The diffstat for this patch looks too big because the whitespace has
> changed. Try to restrict whitespace changes so that the patch is
> friendly to reviewers.
Reworked the best I can. That reduced the diffstat by 3 lines.
Robin
More information about the devicetree-discuss
mailing list