[PATCH 1/4] dt-bindings: aspeed: Add UART controller
ChiaWei Wang
chiawei_wang at aspeedtech.com
Mon Feb 13 12:57:21 AEDT 2023
> From: Krzysztof Kozlowski <krzysztof.kozlowski at linaro.org>
> Sent: Friday, February 10, 2023 5:13 PM
>
> On 10/02/2023 08:26, Chia-Wei Wang wrote:
> > Add dt-bindings for Aspeed UART controller.
>
> Describe the hardware. What's the difference against existing Aspeed UART
> used everywhere?
The description will be revised to explain more for UART and Virtual UART controllers.
>
> >
> > Signed-off-by: Chia-Wei Wang <chiawei_wang at aspeedtech.com>
> > ---
> > .../bindings/serial/aspeed,uart.yaml | 81
> +++++++++++++++++++
> > 1 file changed, 81 insertions(+)
> > create mode 100644
> > Documentation/devicetree/bindings/serial/aspeed,uart.yaml
>
> Filename: aspeed,ast2600-uart.yaml
> (unless you are adding here more compatibles, but your const suggests that it's
> not going to happen)
>
> >
> > diff --git a/Documentation/devicetree/bindings/serial/aspeed,uart.yaml
> > b/Documentation/devicetree/bindings/serial/aspeed,uart.yaml
> > new file mode 100644
> > index 000000000000..10c457d6a72e
> > --- /dev/null
> > +++ b/Documentation/devicetree/bindings/serial/aspeed,uart.yaml
> > @@ -0,0 +1,81 @@
> > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2
> > +---
> > +$id: http://devicetree.org/schemas/serial/aspeed,uart.yaml#
> > +$schema: http://devicetree.org/meta-schemas/core.yaml#
> > +
> > +title: Aspeed Universal Asynchronous Receiver/Transmitter
>
> This title matches other Aspeed UARTs, so aren't you duplicating bindings?
>
> > +
> > +maintainers:
> > + - Chia-Wei Wang <chiawei_wang at aspeedtech.com>
> > +
> > +allOf:
> > + - $ref: serial.yaml#
> > +
> > +description: |
> > + The Aspeed UART is based on the basic 8250 UART and compatible
> > + with 16550A, with support for DMA
> > +
> > +properties:
> > + compatible:
> > + const: aspeed,ast2600-uart
> > +
> > + reg:
> > + description: The base address of the UART register bank
>
> Drop description
Will revise as suggested.
>
> > + maxItems: 1
> > +
> > + clocks:
> > + description: The clock the baudrate is derived from
> > + maxItems: 1
> > +
> > + interrupts:
> > + description: The IRQ number of the device
>
> Drop description
Will revise as suggested.
>
> > + maxItems: 1
> > +
> > + dma-mode:
> > + type: boolean
> > + description: Enable DMA
>
> Drop property. DMA is enabled on presence of dmas.
>
> > +
> > + dma-channel:
> > + $ref: /schemas/types.yaml#/definitions/uint32
> > + description: The channel number to be used in the DMA engine
>
> That's not a correct DMA property. dmas and dma-names git grep dma --
> Documentation/devicetree/bindings/
>
>
> > +
> > + virtual:
> > + type: boolean
> > + description: Indicate virtual UART
>
> Virtual means not existing in real world? We do not describe in DTS
> non-existing devices. Drop entire property.
The virtual property indicates it is a Virtual UART device.
VUART of Aspeed SoC is actually a FIFO exposed in the 16550A UART interface.
The one head of the FIFO is exposed to Host via eSPI/LPC and the other one is for BMC.
There is no physical serial link between Host and BMC. And thus named as Virtual UART.
>
> > +
> > + sirq:
> > + $ref: /schemas/types.yaml#/definitions/uint32
> > + description: The serial IRQ number on LPC bus interface
>
> Drop entire property.
Mandatory for Virtual UART
>
> > +
> > + sirq-polarity:
> > + $ref: /schemas/types.yaml#/definitions/uint32
> > + description: The serial IRQ polarity on LPC bus interface
>
> Drop entire property.
Mandatory for Virtual UART
>
> > +
> > + pinctrl-0: true
> > +
> > + pinctrl_names:
> > + const: default
>
>
> Drop both, you do no not need them.
Will revise as suggested
>
> > +
> > +required:
> > + - compatible
> > + - reg
> > + - clocks
> > + - interrupts
> > +
> > +unevaluatedProperties: false
> > +
Regards,
Chiawei
More information about the openbmc
mailing list