8260 + L2 Cache

Kevin Fry kevin at carts.com
Fri Feb 1 12:11:14 EST 2002


Hello all, a few questions if I may..

We have a custom board with an MPC8260 and 1MB of L2
cache. The cache is controlled (flushed, invalidated, inhibited,
and locked) by 4 signals which are tied to GPIOs on the 8260.
We are booting with PPCBoot 1.1.2 and are using version 2.4.17
of the Linux kernel.

At boot time the L2 inhibit signal is asserted and remains so
until we toggle a bit in the Port D register. Doing so manually
results in Linux crashing (no big surprise). So the question is:
where in Linux should we be enabling the cache? At the same
time the L1 cache is enabled? Or should it be done before
Linux boots? I would think it should be done in Linux since that
is where the data cache is turned on, but I could be wrong.

Any help is greatly appreciated.

Thanks!
Kevin Fry


** Sent via the linuxppc-embedded mail list. See http://lists.linuxppc.org/





More information about the Linuxppc-embedded mailing list