[SDK v1.2][PATCH 1/2 v3] powerpc/85xx: Add dts for P1021RDB-PC board

Xu Jiucheng B37781 at freescale.com
Tue Jan 10 18:22:30 EST 2012


I'm sorry, please ignore this email.

Thanks & Best Regards
Jiucheng

在 2012-01-09Mon的 14:53 +0800,Xu Jiucheng写道:
> P1021RDB-PC Overview
> -----------------
> 1Gbyte DDR3 (on board DDR)
> 16Mbyte NOR flash
> 32Mbyte eSLC NAND Flash
> 256 Kbit M24256 I2C EEPROM
> 128 Mbit SPI Flash memory
> Real-time clock on I2C bus
> SD/MMC connector to interface with the SD memory card
> PCIex
>     - x1 PCIe slot or x1 PCIe to dual SATA controller
>     - x1 mini-PCIe slot
> USB 2.0
>     - ULPI PHY interface: SMSC USB3300 USB PHY and Genesys Logic’s GL850A
>     - Two USB2.0 Type A receptacles
>     - One USB2.0 signal to Mini PCIe slot
> eTSEC1: Connected to RGMII PHY VSC7385
> eTSEC2: Connected to SGMII PHY VSC8221
> eTSEC3: Connected to SGMII PHY AR8021
> DUART interface: supports two UARTs up to 115200 bps for console display
> 
> Signed-off-by: Matthew McClintock <msm at freescale.com>
> Signed-off-by: Xu Jiucheng <B37781 at freescale.com>
> ---
>  arch/powerpc/boot/dts/fsl/p1021si-post.dtsi |    4 +
>  arch/powerpc/boot/dts/p1021rdb.dts          |   96 +++++++++++
>  arch/powerpc/boot/dts/p1021rdb.dtsi         |  236 +++++++++++++++++++++++++++
>  arch/powerpc/boot/dts/p1021rdb_36b.dts      |   96 +++++++++++
>  4 files changed, 432 insertions(+), 0 deletions(-)
>  create mode 100644 arch/powerpc/boot/dts/p1021rdb.dts
>  create mode 100644 arch/powerpc/boot/dts/p1021rdb.dtsi
>  create mode 100644 arch/powerpc/boot/dts/p1021rdb_36b.dts
> 
> diff --git a/arch/powerpc/boot/dts/fsl/p1021si-post.dtsi b/arch/powerpc/boot/dts/fsl/p1021si-post.dtsi
> index 38ba54d..b7929c9 100644
> --- a/arch/powerpc/boot/dts/fsl/p1021si-post.dtsi
> +++ b/arch/powerpc/boot/dts/fsl/p1021si-post.dtsi
> @@ -144,6 +144,10 @@
>  /include/ "pq3-usb2-dr-0.dtsi"
>  
>  /include/ "pq3-esdhc-0.dtsi"
> +	sdhc at 2e000 {
> +		sdhci,auto-cmd12;
> +	};
> +
>  /include/ "pq3-sec3.3-0.dtsi"
>  
>  /include/ "pq3-mpic.dtsi"
> diff --git a/arch/powerpc/boot/dts/p1021rdb.dts b/arch/powerpc/boot/dts/p1021rdb.dts
> new file mode 100644
> index 0000000..90b6b4c
> --- /dev/null
> +++ b/arch/powerpc/boot/dts/p1021rdb.dts
> @@ -0,0 +1,96 @@
> +/*
> + * P1021 RDB Device Tree Source
> + *
> + * Copyright 2011 Freescale Semiconductor Inc.
> + *
> + * Redistribution and use in source and binary forms, with or without
> + * modification, are permitted provided that the following conditions are met:
> + *     * Redistributions of source code must retain the above copyright
> + *       notice, this list of conditions and the following disclaimer.
> + *     * Redistributions in binary form must reproduce the above copyright
> + *       notice, this list of conditions and the following disclaimer in the
> + *       documentation and/or other materials provided with the distribution.
> + *     * Neither the name of Freescale Semiconductor nor the
> + *       names of its contributors may be used to endorse or promote products
> + *       derived from this software without specific prior written permission.
> + *
> + *
> + * ALTERNATIVELY, this software may be distributed under the terms of the
> + * GNU General Public License ("GPL") as published by the Free Software
> + * Foundation, either version 2 of that License or (at your option) any
> + * later version.
> + *
> + * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
> + * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
> + * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
> + * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
> + * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
> + * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
> + * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
> + * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
> + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
> + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
> + */
> +
> +/include/ "fsl/p1021si-pre.dtsi"
> +/ {
> +	model = "fsl,P1021RDB";
> +	compatible = "fsl,P1021RDB-PC";
> +
> +	memory {
> +		device_type = "memory";
> +	};
> +
> +	lbc: localbus at ffe05000 {
> +		reg = <0 0xffe05000 0 0x1000>;
> +
> +		/* NOR, NAND Flashes and Vitesse 5 port L2 switch */
> +		ranges = <0x0 0x0 0x0 0xef000000 0x01000000
> +			  0x1 0x0 0x0 0xff800000 0x00040000
> +			  0x2 0x0 0x0 0xffb00000 0x00020000>;
> +	};
> +
> +	soc: soc at ffe00000 {
> +		ranges = <0x0 0x0 0xffe00000 0x100000>;
> +	};
> +
> +	pci0: pcie at ffe09000 {
> +		ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000
> +			  0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>;
> +		reg = <0 0xffe09000 0 0x1000>;
> +		pcie at 0 {
> +			ranges = <0x2000000 0x0 0xa0000000
> +				  0x2000000 0x0 0xa0000000
> +				  0x0 0x20000000
> +
> +				  0x1000000 0x0 0x0
> +				  0x1000000 0x0 0x0
> +				  0x0 0x100000>;
> +		};
> +	};
> +
> +	pci1: pcie at ffe0a000 {
> +		reg = <0 0xffe0a000 0 0x1000>;
> +		ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000
> +			  0x1000000 0x0 0x00000000 0 0xffc00000 0x0 0x10000>;
> +		pcie at 0 {
> +			ranges = <0x2000000 0x0 0x80000000
> +				  0x2000000 0x0 0x80000000
> +				  0x0 0x20000000
> +
> +				  0x1000000 0x0 0x0
> +				  0x1000000 0x0 0x0
> +				  0x0 0x100000>;
> +		};
> +	};
> +
> +	qe: qe at ffe80000 {
> +                ranges = <0x0 0x0 0xffe80000 0x40000>;
> +                reg = <0 0xffe80000 0 0x480>;
> +                brg-frequency = <0>;
> +                bus-frequency = <0>;
> +        };
> +};
> +
> +/include/ "p1021rdb.dtsi"
> +/include/ "fsl/p1021si-post.dtsi"
> diff --git a/arch/powerpc/boot/dts/p1021rdb.dtsi b/arch/powerpc/boot/dts/p1021rdb.dtsi
> new file mode 100644
> index 0000000..22ecb6e
> --- /dev/null
> +++ b/arch/powerpc/boot/dts/p1021rdb.dtsi
> @@ -0,0 +1,236 @@
> +/*
> + * P1021 RDB Device Tree Source stub (no addresses or top-level ranges)
> + *
> + * Copyright 2011 Freescale Semiconductor Inc.
> + *
> + * Redistribution and use in source and binary forms, with or without
> + * modification, are permitted provided that the following conditions are met:
> + *     * Redistributions of source code must retain the above copyright
> + *       notice, this list of conditions and the following disclaimer.
> + *     * Redistributions in binary form must reproduce the above copyright
> + *       notice, this list of conditions and the following disclaimer in the
> + *       documentation and/or other materials provided with the distribution.
> + *     * Neither the name of Freescale Semiconductor nor the
> + *       names of its contributors may be used to endorse or promote products
> + *       derived from this software without specific prior written permission.
> + *
> + *
> + * ALTERNATIVELY, this software may be distributed under the terms of the
> + * GNU General Public License ("GPL") as published by the Free Software
> + * Foundation, either version 2 of that License or (at your option) any
> + * later version.
> + *
> + * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
> + * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
> + * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
> + * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
> + * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
> + * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
> + * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
> + * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
> + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
> + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
> + */
> +
> +&lbc {
> +	nor at 0,0 {
> +		#address-cells = <1>;
> +		#size-cells = <1>;
> +		compatible = "cfi-flash";
> +		reg = <0x0 0x0 0x1000000>;
> +		bank-width = <2>;
> +		device-width = <1>;
> +
> +		partition at 0 {
> +			/* This location must not be altered  */
> +			/* 256KB for Vitesse 7385 Switch firmware */
> +			reg = <0x0 0x00040000>;
> +			label = "NOR Vitesse-7385 Firmware";
> +			read-only;
> +		};
> +
> +		partition at 40000 {
> +			/* 256KB for DTB Image */
> +			reg = <0x00040000 0x00040000>;
> +			label = "NOR DTB Image";
> +		};
> +
> +		partition at 80000 {
> +			/* 3.5 MB for Linux Kernel Image */
> +			reg = <0x00080000 0x00380000>;
> +			label = "NOR Linux Kernel Image";
> +		};
> +
> +		partition at 400000 {
> +			/* 11MB for JFFS2 based Root file System */
> +			reg = <0x00400000 0x00b00000>;
> +			label = "NOR JFFS2 Root File System";
> +		};
> +
> +		partition at f00000 {
> +			/* This location must not be altered  */
> +			/* 512KB for u-boot Bootloader Image */
> +			/* 512KB for u-boot Environment Variables */
> +			reg = <0x00f00000 0x00100000>;
> +			label = "NOR U-Boot Image";
> +		};
> +	};
> +
> +	nand at 1,0 {
> +		#address-cells = <1>;
> +		#size-cells = <1>;
> +		compatible = "fsl,p1020-fcm-nand",
> +			     "fsl,elbc-fcm-nand";
> +		reg = <0x1 0x0 0x40000>;
> +
> +		partition at 0 {
> +			/* This location must not be altered  */
> +			/* 1MB for u-boot Bootloader Image */
> +			reg = <0x0 0x00100000>;
> +			label = "NAND U-Boot Image";
> +			read-only;
> +		};
> +
> +		partition at 100000 {
> +			/* 1MB for DTB Image */
> +			reg = <0x00100000 0x00100000>;
> +			label = "NAND DTB Image";
> +		};
> +
> +		partition at 200000 {
> +			/* 4MB for Linux Kernel Image */
> +			reg = <0x00200000 0x00400000>;
> +			label = "NAND Linux Kernel Image";
> +		};
> +
> +		partition at 600000 {
> +			/* 4MB for Compressed Root file System Image */
> +			reg = <0x00600000 0x00400000>;
> +			label = "NAND Compressed RFS Image";
> +		};
> +
> +		partition at a00000 {
> +			/* 7MB for JFFS2 based Root file System */
> +			reg = <0x00a00000 0x00700000>;
> +			label = "NAND JFFS2 Root File System";
> +		};
> +
> +		partition at 1100000 {
> +			/* 15MB for User Writable Area  */
> +			reg = <0x01100000 0x00f00000>;
> +			label = "NAND Writable User area";
> +		};
> +	};
> +
> +	L2switch at 2,0 {
> +		#address-cells = <1>;
> +		#size-cells = <1>;
> +		compatible = "vitesse-7385";
> +		reg = <0x2 0x0 0x20000>;
> +	};
> +};
> +
> +&soc {
> +	i2c at 3000 {
> +		rtc at 68 {
> +			compatible = "pericom,pt7c4338";
> +			reg = <0x68>;
> +		};
> +	};
> +
> +	spi at 7000 {
> +		flash at 0 {
> +			#address-cells = <1>;
> +			#size-cells = <1>;
> +			compatible = "spansion,s25sl12801";
> +			reg = <0>;
> +			spi-max-frequency = <40000000>; /* input clock */
> +
> +			partition at u-boot {
> +				/* 512KB for u-boot Bootloader Image */
> +				reg = <0x0 0x00080000>;
> +				label = "SPI Flash U-Boot Image";
> +				read-only;
> +			};
> +
> +			partition at dtb {
> +				/* 512KB for DTB Image */
> +				reg = <0x00080000 0x00080000>;
> +				label = "SPI Flash DTB Image";
> +			};
> +
> +			partition at kernel {
> +				/* 4MB for Linux Kernel Image */
> +				reg = <0x00100000 0x00400000>;
> +				label = "SPI Flash Linux Kernel Image";
> +			};
> +
> +			partition at fs {
> +				/* 4MB for Compressed RFS Image */
> +				reg = <0x00500000 0x00400000>;
> +				label = "SPI Flash Compressed RFSImage";
> +			};
> +
> +			partition at jffs-fs {
> +				/* 7MB for JFFS2 based RFS */
> +				reg = <0x00900000 0x00700000>;
> +				label = "SPI Flash JFFS2 RFS";
> +			};
> +		};
> +	};
> +
> +	usb at 22000 {
> +		phy_type = "ulpi";
> +	};
> +
> +	mdio at 24000 {
> +		phy0: ethernet-phy at 0 {
> +			interrupt-parent = <&mpic>;
> +			interrupts = <3 1>;
> +			reg = <0x0>;
> +		};
> +
> +		phy1: ethernet-phy at 1 {
> +			interrupt-parent = <&mpic>;
> +			interrupts = <2 1>;
> +			reg = <0x1>;
> +		};
> +
> +		tbi0: tbi-phy at 11 {
> +			reg = <0x11>;
> +			device_type = "tbi-phy";
> +		};
> +	};
> +
> +	mdio at 25000 {
> +		tbi1: tbi-phy at 11 {
> +			reg = <0x11>;
> +			device_type = "tbi-phy";
> +		};
> +	};
> +
> +	mdio at 26000 {
> +		tbi2: tbi-phy at 11 {
> +			reg = <0x11>;
> +			device_type = "tbi-phy";
> +		};
> +	};
> +
> +	enet0: ethernet at b0000 {
> +		fixed-link = <1 1 1000 0 0>;
> +		phy-connection-type = "rgmii-id";
> +
> +	};
> +
> +	enet1: ethernet at b1000 {
> +		phy-handle = <&phy0>;
> +		tbi-handle = <&tbi1>;
> +		phy-connection-type = "sgmii";
> +	};
> +
> +	enet2: ethernet at b2000 {
> +		phy-handle = <&phy1>;
> +		tbi-handle = <&tbi2>;
> +		phy-connection-type = "rgmii-id";
> +	};
> +};
> diff --git a/arch/powerpc/boot/dts/p1021rdb_36b.dts b/arch/powerpc/boot/dts/p1021rdb_36b.dts
> new file mode 100644
> index 0000000..ea6d8b5
> --- /dev/null
> +++ b/arch/powerpc/boot/dts/p1021rdb_36b.dts
> @@ -0,0 +1,96 @@
> +/*
> + * P1021 RDB Device Tree Source (36-bit address map)
> + *
> + * Copyright 2011 Freescale Semiconductor Inc.
> + *
> + * Redistribution and use in source and binary forms, with or without
> + * modification, are permitted provided that the following conditions are met:
> + *     * Redistributions of source code must retain the above copyright
> + *       notice, this list of conditions and the following disclaimer.
> + *     * Redistributions in binary form must reproduce the above copyright
> + *       notice, this list of conditions and the following disclaimer in the
> + *       documentation and/or other materials provided with the distribution.
> + *     * Neither the name of Freescale Semiconductor nor the
> + *       names of its contributors may be used to endorse or promote products
> + *       derived from this software without specific prior written permission.
> + *
> + *
> + * ALTERNATIVELY, this software may be distributed under the terms of the
> + * GNU General Public License ("GPL") as published by the Free Software
> + * Foundation, either version 2 of that License or (at your option) any
> + * later version.
> + *
> + * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
> + * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
> + * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
> + * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
> + * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
> + * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
> + * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
> + * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
> + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
> + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
> + */
> +
> +/include/ "fsl/p1021si-pre.dtsi"
> +/ {
> +	model = "fsl,P1021RDB";
> +	compatible = "fsl,P1021RDB-PC";
> +
> +	memory {
> +		device_type = "memory";
> +	};
> +
> +	lbc: localbus at fffe05000 {
> +		reg = <0xf 0xffe05000 0 0x1000>;
> +
> +		/* NOR, NAND Flashes and Vitesse 5 port L2 switch */
> +		ranges = <0x0 0x0 0xf 0xef000000 0x01000000
> +			  0x1 0x0 0xf 0xff800000 0x00040000
> +			  0x2 0x0 0xf 0xffb00000 0x00020000>;
> +	};
> +
> +	soc: soc at fffe00000 {
> +		ranges = <0x0 0xf 0xffe00000 0x100000>;
> +	};
> +
> +	pci0: pcie at fffe09000 {
> +		ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000
> +			  0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>;
> +		reg = <0xf 0xffe09000 0 0x1000>;
> +		pcie at 0 {
> +			ranges = <0x2000000 0x0 0xa0000000
> +				  0x2000000 0x0 0xa0000000
> +				  0x0 0x20000000
> +
> +				  0x1000000 0x0 0x0
> +				  0x1000000 0x0 0x0
> +				  0x0 0x100000>;
> +		};
> +	};
> +
> +	pci1: pcie at fffe0a000 {
> +		reg = <0xf 0xffe0a000 0 0x1000>;
> +		ranges = <0x2000000 0x0 0x80000000 0xc 0x00000000 0x0 0x20000000
> +			  0x1000000 0x0 0x00000000 0xf 0xffc00000 0x0 0x10000>;
> +		pcie at 0 {
> +			ranges = <0x2000000 0x0 0xc0000000
> +				  0x2000000 0x0 0xc0000000
> +				  0x0 0x20000000
> +
> +				  0x1000000 0x0 0x0
> +				  0x1000000 0x0 0x0
> +				  0x0 0x100000>;
> +		};
> +	};
> +
> +	qe: qe at fffe80000 {
> +                ranges = <0x0 0xf 0xffe80000 0x40000>;
> +                reg = <0xf 0xffe80000 0 0x480>;
> +                brg-frequency = <0>;
> +                bus-frequency = <0>;
> +        };
> +};
> +
> +/include/ "p1021rdb.dtsi"
> +/include/ "fsl/p1021si-post.dtsi"





More information about the Linuxppc-dev mailing list