[PATCH v2 1/5] dt-bindings: interrupt-controller: aspeed: Add AST2700-A2 support
Thomas Gleixner
tglx at kernel.org
Fri Mar 20 19:24:55 AEDT 2026
On Fri, Mar 06 2026 at 16:07, Ryan Chen wrote:
> Introduce a new binding describing the AST2700 interrupt controller
> architecture implemented in the A2 production silicon.
>
> The AST2700 SoC has undergone multiple silicon revisions (A0, A1, A2)
> prior to mass production. The interrupt architecture was substantially
> reworked after the A0 revision for A1, and the A1 design is retained
> unchanged in the A2 production silicon.
>
> The existing AST2700 interrupt controller binding was written against
> the pre-production A0 design. That binding does not accurately describe
> the interrupt hierarchy and routing model present in A1/A2, where
> interrupts can be routed to multiple processor-local interrupt
> controllers (Primary Service Processor (PSP) GIC, Secondary Service
> Processor (SSP)/Tertiary Service Processor (TSP) NVICs, and BootMCU
> APLIC) depending on the execution context.
>
> Hardware connectivity between interrupt controllers is expressed using
> the aspeed,interrupt-ranges property.
Gentle reminder. Can the DT folks please have a look at this so we can
make progress here?
Thanks,
tglx
More information about the Linux-aspeed
mailing list